Manual Intel L5618

64 pages Not applicable
Download

Go to site of 64

Summary
  • Intel L5618 - page 1

    Reference Number: 323370-001 Intel ® Xeon ® Processor 5600 Series Datasheet, Volume 2 March 2010 ...

  • Intel L5618 - page 2

    2 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 INFORMA TION IN THIS DOCUMENT IS PROVIDED IN CONNE CTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPL IED, BY ESTOPPEL OR O THERWISE, TO ANY INTELLECTUAL PROPER TY RIGHTS IS GRANTED BY THIS DOCUMENT . EXCEPT AS PROVIDED IN INTEL 'S TERMS AND CONDIT IONS OF SALE FOR SUCH PRODUCTS ...

  • Intel L5618 - page 3

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 3 Contents 1I n t r o d u c t i o n ......... ........... .......... ........... .......... ........... .......... ........... ........... .......... ...... 7 1.1 References ........... .......... ........... .......... ........... .......... ........... .......... ........... .......... 7 2 ...

  • Intel L5618 - page 4

    4 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 2.11.6 MC_CHANNEL_0_ SCHEDULER_PARAMS MC_CHANNEL_1_SC HEDULER_PARAMS MC_CHANNE L_2_SCHED ULER_PARAMS............ ............. .......... ........... ...... 52 2.11.7 MC_CHANNEL_0_PAGETA BLE_PARAMS2 MC_CHANNEL_1_PAGETABLE_PA RAMS2 MC_CHANNE L_2_PAGETABL E_PARAMS2 ......... ........... .... ...

  • Intel L5618 - page 5

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 5 Figures Tables 1-1 References ........... .......... ........... .......... ........... .......... ........... .......... ........... .......... 7 2-1 Functions Spec ifically Handled by the Processor ............... ............. ............. ............ 12 2-2 Device 0, Function 0: G en ...

  • Intel L5618 - page 6

    6 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 Revision History § Revision Description Date -001 Initial release. March 2010 ...

  • Intel L5618 - page 7

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 7 Introduction 1 Introduction The Intel ® Xeo n ® processor 5600 series is the next generation DP server/workstation processor based on the Intel ® Xe o n ® Processor 5500 Series architecture, and utilizing 32 nm process technology . The Intel X eon processor 5600 series upgrades Intel ? ...

  • Intel L5618 - page 8

    Introduction 8 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 ...

  • Intel L5618 - page 9

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 9 Register Description 2 Register Description The processor supports PCI configuration space accesses using the mechanism denoted as Configuration Mechanism in the PC I specification as defined in the PCI Local Bus Specification , as well as the PCI Express enhanced configuration mechanism a ...

  • Intel L5618 - page 10

    Register Description 10 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 2.2 Platform Configuration Structure The processor contains 6 PCI devices within a single physical component. The configuration registers for these devices are mapped as devices residing on the PCI bus assigned for the processor socket. Bus number is deriv ed by the m ...

  • Intel L5618 - page 11

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 11 Register Description DID of 2DA0h. Device 4, Function 1 cont ains the address registers for Integrated Memory Controller Channel 0 and resides at DID of 2DA1h. Device 4, Function 2 contains the rank registers for Integr ated Memory Controller Channel 0 and resides at DID of 2DA2h. Device ...

  • Intel L5618 - page 12

    Register Description 12 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 Notes: 1. Applies only to processors with two Intel QPI links. 2. Applies only to process ors supporting sparing, mirroring and scrub bing RAS features. Table 2-1. Functions Specifically Handled by the Processor Component Register Group DID Device Functio n Processor ...

  • Intel L5618 - page 13

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 13 Register Description 2.4 Detailed Configuration Space Maps Table 2-2. Device 0, Function 0: Generic Non-core Reg isters DID VID 00h DESIRED_CORES 80h PCISTS PCICMD 04h 84h CCR RID 08h MEMLOCK_STA TUS 88h HDR 0Ch 8Ch 10h MC_CFG_CONTROL 90h 14h 94h 18h 98h 1Ch 9Ch 20h A0h 24h A4h 28h A8h SI ...

  • Intel L5618 - page 14

    Register Description 14 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 Table 2-3. Device 0, Function 1: System Address De coder Registers DID VID 00h SAD_DRAM_RULE_0 80h PCISTS PCICMD 04h SAD_DRAM_RULE_1 84h CCR RID 08h SAD_DRAM_RULE_2 88h HDR 0Ch SAD_DRAM_RULE_3 8Ch 10h SAD_DRAM_RULE_4 90h 14h SAD_DRAM_RULE_5 94h 18h SAD_DRAM_RULE_6 98h ...

  • Intel L5618 - page 15

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 15 Register Description Table 2-4. Device 2, Function 0: Intel QPI Link 0 Registers DID VID 00h 80h PCISTS PCICMD 0 4h 84h CCR RID 08h 88h HDR 0Ch 8Ch 10h 90h 14h 94h 18h 98h 1Ch 9Ch 20h A0h 24h A4h 28h A8h SID SVID 2Ch ACh 30h B0h 34h B4h 38h B8h 3Ch BCh QPI_QPILCP_L0 40h QPI_RMT_QPILP0_ST ...

  • Intel L5618 - page 16

    Register Description 16 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 Table 2-5. Device 2, Function 1: Intel QPI Physical 0 Registers DID VID 00h QPI_0_PH_PIS 80h PCISTS PCICMD 04h 84h CCR RID 08h 88h HDR 0Ch 8Ch 10h 90h 14h QPI_0_PH_PTV 94h 18h 98h 1Ch QPI_0_PH_LDC 9Ch 20h A0h 24h QPI_0_PH_PRT A4h 28h A8h SID SVID 2Ch ACh 30h B0h 34h B ...

  • Intel L5618 - page 17

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 17 Register Description Table 2-6. Device 2, Function 2: Mirror Port Link 0 Registers DID VID 00h 80h PCISTS PCICMD 04h 84h CCR RID 08h 88h HDR 0Ch 8Ch 10h 90h 14h 94h 18h 98h 1Ch 9Ch 20h A0h 24h MIP_PH_PRT_L0 A4h 28h A8h SID S VID 2Ch ACh 30h B0h 34h B4h 38h B8h 3Ch BCh 40h C0h 44h C4h 48h ...

  • Intel L5618 - page 18

    Register Description 18 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 Table 2-7. Device 2, Function 3: Mirror Port Link 1 Registers DID VID 00h 80h PCISTS PCICMD 04h 84h CCR RID 08h 88h HDR 0Ch 8Ch 10h 90h 14h 94h 18h 98h 1Ch 9Ch 20h A0h 24h MIP_PH_PRT_L1 A4h 28h A8h SID SVID 2Ch ACh 30h B0h 34h B4h 38h B8h 3Ch BCh 40h C0h 44h C4h 48h C ...

  • Intel L5618 - page 19

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 19 Register Description Note: 1. Applies only to processors with two Intel QPI links. Table 2-8. Device 2, Function 4: Intel QPI Link 1 Registers 1 DID VID 00h 80h PCISTS PCICMD 04h 84h CCR RID 08h 88h BIST HDR 0Ch 8Ch 10h 90h 14h 94h 18h 98h 1Ch 9Ch 20h A0h 24h A4h 28h A8h SID S VID 2Ch ACh ...

  • Intel L5618 - page 20

    Register Description 20 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 Table 2-9. Device 2, Function 5: Intel QPI Physical 1 Registers DID VID 00h QPI_1_PH_PIS 80h PCISTS PCICMD 04h 84h CCR RID 08h 88h HDR 0Ch 8Ch 10h 90h 14h QPI_1_PH_PTV 94h 18h 98h 1Ch QPI_1_PH_LDC 9Ch 20h A0h 24h QPI_1_PH_PRT A4h 28h A8h SID SVID 2Ch ACh 30h B0h 34h B ...

  • Intel L5618 - page 21

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 21 Register Description Table 2-10. Device 3, Function 0: Integr ated Memory Controller Regi sters DID VID 00h 80h PCISTS PCICMD 04h 84h CCR RID 08h 88h HDR 0Ch 8Ch 10h 90h 14h 94h 18h 98h 1Ch 9Ch 20h A0h 24h A4h 28h A8h SID S VID 2Ch ACh 30h B0h 34h B4h 38h B8h 3Ch BCh 40h C0h 44h C4h MC_CO ...

  • Intel L5618 - page 22

    Register Description 22 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 Table 2-11. D evice 3, Function 1: Targ et Address Decoder Registe rs DID VID 00h T AD_DRAM_RULE_0 80h PCISTS PCICMD 04h T AD_DRAM_RULE_1 84h CCR RID 08h T AD_DRAM_RULE_2 88h HDR 0Ch T AD_DRAM_RULE_3 8Ch 10h T AD_DRAM_RULE_4 90h 14h T AD_DRAM_RULE_5 94h 18h T AD_DRAM_ ...

  • Intel L5618 - page 23

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 23 Register Description Note: 1. Applies only to process ors supporting registere d DIMMs. Table 2-12. Device 3, Fu nction 2: Inte grated Memory Controller RAS Re gisters 1 DID VID 00h MC_COR_ECC_CNT_0 80h PCISTS PCICMD 04h MC_COR_ECC _CNT_1 84h CCR RID 08h MC_COR_ECC _CNT_2 88h HDR 0Ch MC _ ...

  • Intel L5618 - page 24

    Register Description 24 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 Table 2-13. D evice 3, Function 4: Integrated Me mory Controller Test Registers DID VID 00h MC _TEST_PH_PIS 80h PCISTS PCICMD 04h 84h CCR RID 08h 88h HDR 0Ch 8Ch 10h 90h 14h 94h 18h 98h 1Ch 9Ch 20h A0h 24h A4h 28h MC_TEST_PA T_GCTR A8h SID SVID 2Ch ACh 30h MC_TEST_P A ...

  • Intel L5618 - page 25

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 25 Register Description Table 2-14. Device 4, Fun ction 0: Inte g rated Memory Controller Channel 0 Control Registers DID VID 00h MC_CHANNEL_0_RANK_TIMING_A 80h PCISTS PCICMD 04h MC_CHANNEL_0_RANK_TIMING_B 84h CCR RID 08h MC_CHANNEL_0_BANK_TIMING 88h HDR 0Ch MC_CHANNEL_0_REFRESH_TIMING 8Ch 1 ...

  • Intel L5618 - page 26

    Register Description 26 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 Table 2-15. D evice 4, Function 1: Inte grated Memory Cont roller Channel 0 Address Registers DID VID 00h MC_SAG_CH0_0 80h PCISTS PCICMD 04h MC_SAG_CH0_1 84h CCR RID 08h MC_SAG_CH0_2 88h HDR 0Ch MC_SAG_CH0_3 8Ch 10h MC_SAG_CH0_4 90h 14h MC_SAG_CH0_5 94h 18h MC_SAG_CH0 ...

  • Intel L5618 - page 27

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 27 Register Description Table 2-16. Device 4, Fun ction 2: Inte g rated Memory Controller Channel 0 Rank Registers DID VID 00h MC_RIR_WA Y_CH0_0 80h PCISTS PCICMD 04h MC_RIR_WA Y_CH0_1 84h CCR RID 08h MC_RIR_WA Y_CH0_2 88h HDR 0Ch MC_RIR_WAY _CH0_3 8Ch 10h MC_RIR_WA Y_CH0_4 90h 14h MC_RIR_WA ...

  • Intel L5618 - page 28

    Register Description 28 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 Table 2-17. D evice 4, Function 3: Inte grated Memory Cont roller Channel 0 Thermal Control Re gisters DID VID 00h MC_COOLING_COEF0 80h PCISTS PCICMD 04h MC_CLOSED_LOOP0 84h CCR RID 08h MC_THROT TLE_OFFSET0 88h HDR 0Ch 8Ch 10h 90h 14h 94h 18h MC_ RANK_VIRTUAL_TEMP0 98 ...

  • Intel L5618 - page 29

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 29 Register Description Table 2-18. Device 5, Fun ction 0: Inte g rated Memory Controller Channel 1 Control Registers DID VID 00h MC_CHANNEL_1_RANK_TIMING_A 80h PCISTS PCICMD 04h MC_CHANNEL_1_RANK_TIMING_B 84h CCR RID 08h MC_CHANNEL_1_BANK_TIMING 88h HDR 0Ch MC_CHANNEL_1_REFRESH_TIMING 8Ch 1 ...

  • Intel L5618 - page 30

    Register Description 30 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 Table 2-19. D evice 5, Function 1: Inte grated Memory Cont roller Channel 1 Address Registers DID VID 00h MC_SAG_CH1_0 80h PCISTS PCICMD 04h MC_SAG_CH1_1 84h CCR RID 08h MC_SAG_CH1_2 88h HDR 0Ch MC_SAG_CH1_3 8Ch 10h MC_SAG_CH1_4 90h 14h MC_SAG_CH1_5 94h 18h MC_SAG_CH1 ...

  • Intel L5618 - page 31

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 31 Register Description Table 2-20. Device 5, Fun ction 2: Inte g rated Memory Controller Channel 1 Rank Registers DID VID 00h MC_RIR_WA Y_CH1_0 80h PCISTS PCICMD 04h MC_RIR_WA Y_CH1_1 84h CCR RID 08h MC_RIR_WA Y_CH1_2 88h HDR 0Ch MC_RIR_WAY _CH1_3 8Ch 10h MC_RIR_WA Y_CH1_4 90h 14h MC_RIR_WA ...

  • Intel L5618 - page 32

    Register Description 32 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 Table 2-21. D evice 5, Function 3: Inte grated Memory Cont roller Channel 1 Thermal Control Re gisters DID VID 00h MC_COOLING_COEF1 80h PCISTS PCICMD 04h MC_CLOSED_LOOP1 84h CCR RID 08h MC_THROT TLE_OFFSET1 88h HDR 0Ch 8Ch 10h 90h 14h 94h 18h MC_ RANK_VIRTUAL_TEMP1 98 ...

  • Intel L5618 - page 33

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 33 Register Description Table 2-22. Device 6, Fun ction 0: Inte g rated Memory Controller Channel 2 Control Registers DID VID 00h MC_CHANNEL_2_RANK_TIMING_A 80h PCISTS PCICMD 04h MC_CHANNEL_2_RANK_TIMING_B 84h CCR RID 08h MC_CHANNEL_2_BANK_TIMING 88h HDR 0Ch MC_CHANNEL_2_REFRESH_TIMING 8Ch 1 ...

  • Intel L5618 - page 34

    Register Description 34 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 Table 2-23. D evice 6, Function 1: Inte grated Memory Cont roller Channel 2 Address Registers DID VID 00h MC_SAG_CH2_0 80h PCISTS PCICMD 04h MC_SAG_CH2_1 84h CCR RID 08h MC_SAG_CH2_2 88h HDR 0Ch MC_SAG_CH2_3 8Ch 10h MC_SAG_CH2_4 90h 14h MC_SAG_CH2_5 94h 18h MC_SAG_CH2 ...

  • Intel L5618 - page 35

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 35 Register Description Table 2-24. Device 6, Fun ction 2: Inte g rated Memory Controller Channel 2 Rank Registers DID VID 00h MC_RIR_WA Y_CH2_0 80h PCISTS PCICMD 04h MC_RIR_WA Y_CH2_1 84h CCR RID 08h MC_RIR_WA Y_CH2_2 88h HDR 0Ch MC_RIR_WAY _CH2_3 8Ch 10h MC_RIR_WA Y_CH2_4 90h 14h MC_RIR_WA ...

  • Intel L5618 - page 36

    Register Description 36 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 2.5 PCI Standard Registers These registers appear in every function for every device. Table 2-25. D evice 6, Function 3: Inte grated Memory Cont roller Channel 2 Thermal Control Re gisters DID VID 00h MC_COOLING_COEF2 80h PCISTS PCICMD 04h MC_CLOSED_LOOP2 84h CCR RID ...

  • Intel L5618 - page 37

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 37 Register Description 2.5.1 DID - Device Identification R egister This 16-bit register combined with the V e ndor Identification register uniquely identifies the Function within the processor . W r ites to this register have no effect. See Ta b l e 2 - 1 for the DID of each processor funct ...

  • Intel L5618 - page 38

    Register Description 38 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 defined and is implementation dependent. Th is does not result in all of the power savings of a reduced number of core product, but does save more power than even the deepest sleep state . . 2.6.2 MIRROR_PORT_CTL Mirror Port control register . . Device: 0 Function: 0 ...

  • Intel L5618 - page 39

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 39 Register Description 2.7 SAD - System Address Decoder Registers 2.7.1 SAD_M CSEG_BASE Global register for MCSEG address space. These are designed to look just like the cores SMRR type registers. 2.7.2 SAD_M CSEG_MAS K Global register for MCSEG address space. These are designed to look jus ...

  • Intel L5618 - page 40

    Register Description 40 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 2.7.4 SAD_MESEG_MASK Register for ME stolen r ange address space. Th ey are designed t o look just like the core SMRR type registers. 2.8 Intel QPI Link Registers 2.8.1 QPI_DEF_RMT_VN_CREDITS_L0 QPI_DEF_RMT_VN_CREDITS_L1 This is the control register that houses the de ...

  • Intel L5618 - page 41

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 41 Register Description 2.8.2 QPI_RMT_QPILP1_STAT_L0 QPI_RMT_QPILP1_STAT_L1 R emote’ s Intel QPI Parameter 1 V alue register . 2.8.3 MIP_PH_CTR_L0 MIP_PH_CTR_L1 Mirror P ort Physical Layer Control R egister . 9:8 RW 1 NCB . NCB Channel VN0 Credits. 7:6 RW 1 DRS . DRS Channel VN 0 Credits. ...

  • Intel L5618 - page 42

    Register Description 42 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 2.8.4 MIP_PH_PRT_L0 MIP_PH_PRT_L1 Mirror Port periodic retraining timing register . 2.9 Integrated Memory Controller Control Registers The registers in this section apply only to processors supporting registered DIMMs Device: 2 Function: 2,3 Offset: 6Ch Access as a Dw ...

  • Intel L5618 - page 43

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 43 Register Description 2.9.1 MC_SMI_DIMM_ERROR_STATUS SMI DIMM error threshold overflow status register . This bit is set when the per-DIMM error counter exceeds the specified threshold. The bit is reset by BIOS. 2.9.2 MC_SMI__CNTRL System Management Interrupt control register . Device: 3 F ...

  • Intel L5618 - page 44

    Register Description 44 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 2.9.3 MC_MAX_DOD Defines the MAX number of DIMMS, RANK S, BANKS, ROWS , COLS among all DIMMS populating the three channels. The Memory Init logic uses this register to cycle through all the memory addresses writing all 0's to initialize all locations. This regist ...

  • Intel L5618 - page 45

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 45 Register Description 2.9.4 MC_RD_CRDT_INIT These registers contain the initial read cred its available for issuing memory reads. T AD read credit counters are loaded with the corre sponding values at reset and anytime this register is written. BIOS must initialize this regi ster with appr ...

  • Intel L5618 - page 46

    Register Description 46 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 2.9.5 MC_SCRUBADDR_HI This register pair contains part of the address of the last patrol scrub request issued. When running memtest, the failing address is logged in this register on memtest errors. Software can write the next address into th is register . Scrubbing m ...

  • Intel L5618 - page 47

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 47 Register Description 2.10.3 MC_SSRSTATUS Provides the status of the operation specified in MC_SSRCONTROL.S S R_Mode. 2.11 Integrated Memory Controller Channel Control Registers 2.11.1 MC_CHANNEL_0_REFRE SH_THROTTLE_SUPPORT MC_CHANNEL_1_REFRESH _THROTTLE_SUPPORT MC_CHANNEL_2_REFRESH _THROT ...

  • Intel L5618 - page 48

    Register Description 48 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 2.11.2 MC_CHANNEL_0_RANK_TIMING_A MC_CHANNEL_1_RANK_TIMING_A MC_CHANNEL_2_RANK_TIMING_A This register contains par ameters that spec ify the rank timing used. All par ameters are in DCLK. Device: 4, 5, 6 Function: 0 Offset: 68h Access as a Dword Bit Type Reset Value D ...

  • Intel L5618 - page 49

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 49 Register Description 22:19 RW 0 tsrWrTRd. Minimum delay between a write followed by a read to the same ran k . 0000: 10 0001: 11 0010: 12 0011: 13 0100: 14 0101: 15 0110: 16 0111: 17 1000: 18 1001: 19 1010: 20 1011: 21 1100: 22 1101: 23 1110: 24 1111: 25 18:15 RW 0 tddRdTWr. Minimum delay ...

  • Intel L5618 - page 50

    Register Description 50 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 2.11.3 MC_CHANNEL_0_REFRESH_TIMING MC_CHANNEL_1_REFRESH_TIMING MC_CHANNEL_2_REFRESH_TIMING This register contains parameters that specify th e refresh timings. Units are in DCLK. 10:7 RW 0 tsrRdTW r. Minimum delay between R ead followe d by a write to the same r ank. ...

  • Intel L5618 - page 51

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 51 Register Description 2.11.4 MC_CHANNEL_0_CKE_TIMING MC_CHANNEL_1_CKE_TIMING MC_CHANNEL_2_CKE_TIMING This register contains parameters that spec ify the CKE timings. All units are in DCLK. 2.11.5 MC_CHANNEL_0_CKE_TIMING_B MC_CHANNEL_1_CKE_TIMING_B MC_CHANNEL_2_CKE_TIMING_B This register co ...

  • Intel L5618 - page 52

    Register Description 52 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 2.11.6 MC_CHANNEL_0_ SCHEDULER_PARAMS MC_CHANNEL_1_SCHEDULE R_PARAMS MC_CHANNEL_2_SCHEDULE R_PARAMS These are the par ameters used to control parameters within the scheduler . 2.11.7 MC_CHANNEL_0_ PAGETABLE_PAR AMS2 MC_CHANNEL_1_PAGETABLE_PARAMS2 MC_CHANNEL_2_PAGETABL ...

  • Intel L5618 - page 53

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 53 Register Description 2.12 Memory Thermal Control 2.12.1 MC_THERMAL_STATUS0 MC_THERMAL_STATUS1 MC_THERMAL_STATUS2 Status registers for the thermal throttling logic for each channel. 2.12.2 MC_DDR_THERM0_COMMAND0 MC_DDR_THERM0_COMMAND1 MC_DDR_THERM0_COMMAND2 This register contains the comma ...

  • Intel L5618 - page 54

    Register Description 54 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 2.12.3 MC_DDR_THERM1_COMMAND0 MC_DDR_THERM1_COMMAND1 MC_DDR_THERM1_COMMAND2 This register contains the command portion of the DDR_THERM2# pin functionality (i.e. what an assertion of the pin does). 2.12.4 MC_DDR_THERM0_STATUS0 MC_DDR_THERM0_STATUS1 MC_DDR_THERM0_STATU ...

  • Intel L5618 - page 55

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 55 Register Description 2.12.5 MC_DDR_THERM1_STATUS0 MC_DDR_THERM1_STATUS1 MC_DDR_THERM1_STATUS2 This register contains the status portion of the DDR_THERM2# pin functionality (that is, what is happening or has happened with respect to the pin). § Device: 4, 5, 6 Function: 3 Offset: A8h Acc ...

  • Intel L5618 - page 56

    Register Description 56 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 ...

  • Intel L5618 - page 57

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 57 Functional Description 3 Functional Description This chapter describes the functional diff erences between the Intel X eon processor 5500 series and Intel Xeon processor 5600 series. F or more information on the Intel X eon processor 5500 series features and functionality , refer to the I ...

  • Intel L5618 - page 58

    Functional Description 58 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 3.2 Supported RDIMM Memory Configurations 3.2.1 RDIMM 1.5 V Configurations Notes: 1. The Intel X eon processor 5600 series supports all Intel Xeo n processor 5500 series memory confi gurations. 2. Any combination of x4 and x8 RDIMMs, with 1Gb, 2Gb, or 4Gb DRAM densi ...

  • Intel L5618 - page 59

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 59 Functional Description 3.2.2 RDIMM 1.35 V Configurations Notes: 1. The Intel Xe on processor 5600 series supports all timings defined by the JEDEC standard. 2. All channels in a system will ru n at the fastest common frequency. 3. Mixing of registered and un buffered DIMMs is not suppor t ...

  • Intel L5618 - page 60

    Functional Description 60 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 1. The Intel Xeon pro cessor 5600 series supports all Intel X eon processor 5500 series POR memory configurations. 2. Any combination of x8 and x16 UDIMMs, wi th 1Gb or 2Gb DRA M density, is supported. 3. Populate DIMMs starting with slot 0, furthest from the CPU. 4 ...

  • Intel L5618 - page 61

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 61 Functional Description 3.3.2 UDIMM 1.35V Configurations Notes: 1. The Intel Xe on processor 5600 series supports all timings defined by the JEDEC standard. 2. All channels in a system will ru n at the fastest common frequency. 3. Mixing of registered and un buffered DIMMs is not suppor te ...

  • Intel L5618 - page 62

    Functional Description 62 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 3.5 Memory Error Signaling 3.5.1 Enabling SMI/NMI for Memory Corrected Errors The MC_SMI_CNTRL registe r has enables for SMI and NMI interrupts. Only one should be set. Whichever type of interrupt is enabled will be triggered if: • a DIMM error counter exceeds the ...

  • Intel L5618 - page 63

    Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 63 Functional Description 3.7 2X Refresh The Intel X eon processor 5600 series supports 2X refresh via two mechanisms. The traditional softw are-based mechanism (via MC_CLOSED_LOOP register) supported on Intel Xeon processor 5500 series, and a new hardware-based me chanism (via DDR_THERM2# p ...

  • Intel L5618 - page 64

    Functional Description 64 Intel ® Xeon ® Processor 5600 Series Datasheet Volume 2 ...

Manufacturer Intel Category Processor

Documents that we receive from a manufacturer of a Intel L5618 can be divided into several groups. They are, among others:
- Intel technical drawings
- L5618 manuals
- Intel product data sheets
- information booklets
- or energy labels Intel L5618
All of them are important, but the most important information from the point of view of use of the device are in the user manual Intel L5618.

A group of documents referred to as user manuals is also divided into more specific types, such as: Installation manuals Intel L5618, service manual, brief instructions and user manuals Intel L5618. Depending on your needs, you should look for the document you need. In our website you can view the most popular manual of the product Intel L5618.

Similar manuals

A complete manual for the device Intel L5618, how should it look like?
A manual, also referred to as a user manual, or simply "instructions" is a technical document designed to assist in the use Intel L5618 by users. Manuals are usually written by a technical writer, but in a language understandable to all users of Intel L5618.

A complete Intel manual, should contain several basic components. Some of them are less important, such as: cover / title page or copyright page. However, the remaining part should provide us with information that is important from the point of view of the user.

1. Preface and tips on how to use the manual Intel L5618 - At the beginning of each manual we should find clues about how to use the guidelines. It should include information about the location of the Contents of the Intel L5618, FAQ or common problems, i.e. places that are most often searched by users in each manual
2. Contents - index of all tips concerning the Intel L5618, that we can find in the current document
3. Tips how to use the basic functions of the device Intel L5618 - which should help us in our first steps of using Intel L5618
4. Troubleshooting - systematic sequence of activities that will help us diagnose and subsequently solve the most important problems with Intel L5618
5. FAQ - Frequently Asked Questions
6. Contact detailsInformation about where to look for contact to the manufacturer/service of Intel L5618 in a specific country, if it was not possible to solve the problem on our own.

Do you have a question concerning Intel L5618?

Use the form below

If you did not solve your problem by using a manual Intel L5618, ask a question using the form below. If a user had a similar problem with Intel L5618 it is likely that he will want to share the way to solve it.

Copy the text from the picture

Comments (0)